Please use this identifier to cite or link to this item: http://www.dspace.espol.edu.ec/handle/123456789/4857
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMoscoso Alvarado, Jaime Armando-
dc.contributor.authorMedina Moreira, Washington Adolfo-
dc.date.accessioned2009-04-21-
dc.date.available2009-04-21-
dc.date.issued2009-04-21-
dc.identifier.urihttp://www.dspace.espol.edu.ec/handle/123456789/4857-
dc.description.abstractThe wireless communication medium requires employing forward error correction methods on the data transferred, where Reed-Solomon & Viterbi coding techniques are generally utilized, because of performance and security reason. In this paper we present a modular design of phase encoding these codes for concatenation using System Generator of Xilinx and oriented to implementation with field programmable gate arrays (FPGA). The work begins with a review of code concept and the definition of the components and the model and the description of the behavioral. Later, the architecture is made based in model based design. The scheme of FEC will be done according to the specifications of the DVB standard for the digital Digital television.en
dc.language.isospaen
dc.rightsopenAccess-
dc.subjectCODIFICADORen
dc.subjectDECODIFICADORen
dc.subjectREED-SOLOMONen
dc.subjectVITERBIen
dc.subjectPUNCTURINGen
dc.subjectINTERLEAVINGen
dc.titleSimulación de un esquema de un esquema de fec (forward error correction) en base al estandar dvb (digital video broadcasting)en
dc.typeArticleen
Appears in Collections:Artículos de Tesis de Grado - FIEC

Files in This Item:
File Description SizeFormat 
7606.pdf274.1 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.