DSpace Repository

Simulación de un esquema de un esquema de fec (forward error correction) en base al estandar dvb (digital video broadcasting)

Show simple item record

dc.contributor.author Moscoso Alvarado, Jaime Armando
dc.contributor.author Medina Moreira, Washington Adolfo
dc.date.accessioned 2009-04-21
dc.date.available 2009-04-21
dc.date.issued 2009-04-21
dc.identifier.uri http://www.dspace.espol.edu.ec/handle/123456789/4857
dc.description.abstract The wireless communication medium requires employing forward error correction methods on the data transferred, where Reed-Solomon & Viterbi coding techniques are generally utilized, because of performance and security reason. In this paper we present a modular design of phase encoding these codes for concatenation using System Generator of Xilinx and oriented to implementation with field programmable gate arrays (FPGA). The work begins with a review of code concept and the definition of the components and the model and the description of the behavioral. Later, the architecture is made based in model based design. The scheme of FEC will be done according to the specifications of the DVB standard for the digital Digital television. en
dc.language.iso spa en
dc.rights openAccess
dc.subject CODIFICADOR en
dc.subject DECODIFICADOR en
dc.subject REED-SOLOMON en
dc.subject VITERBI en
dc.subject PUNCTURING en
dc.subject INTERLEAVING en
dc.title Simulación de un esquema de un esquema de fec (forward error correction) en base al estandar dvb (digital video broadcasting) en
dc.type Article en


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account